# Lab07 Design Consideration

Tz-Hsi, Lin

# Agenda

- Strategies
- Implementations

### Strategies

#### Things about the Performance Definition

- The performance is defined as  $(clk1) \times (total\ latency)^{1.3} \times (area)$ .
- We can find that the period of clk2 is meaningless.
- Put the calculation part in the clk2 domain.
- Hence, the period of clk1 can be quite small. The only thing that happened in the clk1 domain is putting the input data into the register.

### Strategies

#### Things about the Performance Definition

- Here comes the trade-off between area and clock period.
  - (1) 1 \* AFIFO, calculation in the clk1 domain
  - (2) 3 \* AFIFO, calculation in the clk2 domain
- I had implemented both of them, and I found that the second one is a better solution for my design.
- So, we'll focus on the second one.

### Strategies

#### **Structures**



### Implementations

#### Comparator

| performance[0] | performance[1] | performance[2] | performance[3] | performance[4] |
|----------------|----------------|----------------|----------------|----------------|
| account[0]     | account[1]     | account[2]     | account[3]     | account[4]     |



### Implementations

#### Code

```
module COMP #(parameter DSIZE = 8)(A, B, smaller);
input [DSIZE * 2 + 2: 0] A, B;
output [DSIZE * 2 + 2: 0] smaller;

assign smaller = (A[DSIZE * 2 - 1: 0] <= B[DSIZE * 2 - 1: 0])? A: B;
endmodule</pre>
```

# Tz-Hsi Lin presented

hsicc.ee10@nycu.edu.tw